

1.本站收集的数据手册和产品资料都来自互联网,版权归原作者所有。如读者和版权方有任 何异议请及时告之,我们将妥善解决。

本站提供的中文数据手册是英文数据手册的中文翻译,其目的是协助用户阅读,该译文无法自动跟随原稿更新,同时也可能存在翻译上的不当。建议读者以英文原稿为参考以便获得更精准的信息。

3.本站提供的产品资料,来自厂商的技术支持或者使用者的心得体会等,其内容可能存在描 叙上的差异,建议读者做出适当判断。

4.如需与我们联系,请发邮件到marketing@iczoom.com,主题请标有"数据手册"字样。

# **Read Statement**

1. The datasheets and other product information on the site are all from network reference or other public materials, and the copyright belongs to the original author and original published source. If readers and copyright owners have any objections, please contact us and we will deal with it in a timely manner.

2. The Chinese datasheets provided on the website is a Chinese translation of the English datasheets. Its purpose is for reader's learning exchange only and do not involve commercial purposes. The translation cannot be automatically updated with the original manuscript, and there may also be improper translations. Readers are advised to use the English manuscript as a reference for more accurate information.

3. All product information provided on the website refer to solutions from manufacturers' technical support or users the contents may have differences in description, and readers are advised to take the original article as the standard.

4. If you have any questions, please contact us at marketing@iczoom.com and mark the subject with "Datasheets".

# **Burst Triple Mode PWM Flyback Controller**

### **General Description**

The R7731 is a high performance, low cost, low start-up current, current mode PWM controller with burst triple mode to support green mode power saving operation. The R7731 integrates functions of Soft-Start, Under Voltage Lockout (UVLO), Leading Edge Blanking (LEB), Over Temperature Protection (OTP), internal slope compensation. It provides the users a superior AC/DC power application of higher efficiency, low external component counts and lower cost solution.

To protect the external power MOSFET from being damaged by supply over voltage, the R7731 output driver is clamped at 12V. Furthermore, R7731 features fruitful protections like OLP (Over Load Protection) ,OVP (Over Voltage Protection) to eliminate the external protection circuits and provide reliable operation. R7731 is available in SOT-23-6 and DIP-8 packages.

### Features

- Very Low Start-Up Current (<30μA)
- 10/14V UVLO
- Soft-Start Function
- Current Mode Control
- Jittering Switching Frequency
- Internal Leading Edge Blanking
- Built-in Slope Compensation
- Burst Triple Mode PWM for Green-Mode
- Cycle-by-Cycle Current Limiting
- Feedback Open Protection
- Output Over Voltage Protection
- Over Temperature Protection
- Over Load Protection
- Soft Driving for Reducing EMI
- High Noise Immunity
- Opto Coupler Short Protection
- RoHS Compliant and Halogen Free

### Applications

- Adaptor and Battery Charger
- ATX Standby Power
- Set Top Boxes (STB)
- DVD and CD(R)
- TV/Monitor Standby Power
- PC Peripherals

### **Typical Application Circuit**



### **Ordering Information**

R7731口口

Package Type E : SOT-23-6 N : DIP-8 Lead Plating System

G : Green (Halogen Free and Pb Free)

Note :

Richtek products are :

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.

## **Marking Information**

For marking information, contact our sales representative directly or through a Richtek distributor located in your area.

# **Pin Configurations**

(TOP VIEW)



# **Function Block Diagram**



# **Functional Pin Description**

| Pin No.  |      | Din Nome | Pin Function                                                                                                                                         |  |  |
|----------|------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOT-23-6 | DIP8 | Pin Name |                                                                                                                                                      |  |  |
| 1        | 8    | GND      | Ground.                                                                                                                                              |  |  |
| 2        | 7    | COMP     | Comparator Input Pin. By connecting a photo-coupler to this pin, the peak current set point is adjusted accordingly to the output power requirement. |  |  |
| 3        | 5    | RT       | Set the switching frequency by connecting a resistor to GND.                                                                                         |  |  |
| 4        | 4    | CS       | Primary Current Sense Pin.                                                                                                                           |  |  |
| 5        | 2    | VDD      | IC Power Supply Pin.                                                                                                                                 |  |  |
| 6        | 1    | GATE     | Gate driver output to drive the external MOSFET.                                                                                                     |  |  |
|          | 3, 6 | NC       | No Internal Connection.                                                                                                                              |  |  |



# Absolute Maximum Ratings (Note 1)

| Supply Input Voltage, V <sub>DD</sub> 30 <sup>o</sup> | V            |
|-------------------------------------------------------|--------------|
| • GATE Pin 20                                         | V            |
| • FB, RT, COMP, CS Pin 6.5                            | 5V           |
| • I <sub>DD</sub> 10                                  | mA           |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$        |              |
| SOT-23-60.4                                           | 4W           |
| DIP-8 0.7                                             | 714W         |
| Package Thermal Resistance (Note 2)                   |              |
| • SOT-23-6, θ <sub>JA</sub> 25                        | 0°C/W        |
| • DIP-8, θ <sub>JA</sub> 14                           | 0°C/W        |
| • Junction Temperature 15                             | 0°C          |
| • Lead Temperature (Soldering, 10 sec.) 26            | 0°C          |
| • Storage Temperature Range                           | 5°C to 150°C |
| • ESD Susceptibility (Note 3)                         |              |
| HBM (Human Body Mode) 4k                              | V            |
| MM (Machine Mode) 25                                  | 0V           |

# Recommended Operating Conditions (Note 4)

| Supply Input Voltage, V <sub>DD</sub> | 12V to 25V     |
|---------------------------------------|----------------|
| Operating Frequency                   | 50k to 130kHz  |
| Junction Temperature Range            | –40°C to 125°C |
| Ambient Temperature Range             | –40°C to 85°C  |

### **Electrical Characteristics**

(V\_{DD} = 15V, R\_T = 100 k\Omega, T\_A = 25 ^{\circ}C, unless otherwise specified)

| Parameter                                               | Symbol                | Test Conditions                                                                         | Min  | Тур  | Max  | Unit |  |
|---------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------|------|------|------|------|--|
| V <sub>DD</sub> Section                                 |                       |                                                                                         |      |      |      |      |  |
| V <sub>DD</sub> Over Voltage Protection Level           | V <sub>OVP</sub>      |                                                                                         | 25.5 | 27   | 28.5 | V    |  |
| On Threshold Voltage                                    | V <sub>TH_ON</sub>    |                                                                                         | 13   | 14   | 15   | V    |  |
| V <sub>DD</sub> On/Off Hysteresis                       | V <sub>DD_hys</sub>   |                                                                                         | 3    | 4    | 5    | V    |  |
| Start-Up Current                                        | I <sub>DD-ST</sub>    | $V_{DD} = V_{TH_{ON}} - 0.1V$                                                           |      | 20   | 30   | μA   |  |
| Operating Current                                       | I <sub>DD-OP</sub>    | V <sub>DD</sub> = 15V, R <sub>T</sub> = 100kΩ,<br>GATE = Open, V <sub>COMP</sub> = 2.5V |      | 1.1  | 2.2  | mA   |  |
| V <sub>DD</sub> Hold Up Mode Hysteresis<br>Ending Level | V <sub>DD_hys</sub>   | V <sub>COMP</sub> < 1.6V                                                                |      | 11.5 |      | V    |  |
| V <sub>DD</sub> Hold Up Mode Entry Level                | V <sub>DD_Low</sub>   | V <sub>COMP</sub> < 1.6V                                                                |      | 11   |      | V    |  |
| V <sub>DD</sub> Clamp Voltage                           | V <sub>DD_Clamp</sub> |                                                                                         |      | 29   |      | V    |  |
| Oscillator Section (RT pin)                             |                       |                                                                                         |      |      |      |      |  |
| Normal PWM Frequency                                    | fosc                  | R <sub>T</sub> = 100kΩ                                                                  | 60   | 65   | 70   | kHz  |  |
| Frequency Jittering Range                               |                       |                                                                                         |      | ± 4  |      | %    |  |
| Maximum Duty Cycle                                      | D <sub>MAX</sub>      |                                                                                         | 70   | 75   | 80   | %    |  |

To be continued

| Parameter                                           | Symbol               | Test Conditions                                 | Min  | Тур | Max  | Unit |  |
|-----------------------------------------------------|----------------------|-------------------------------------------------|------|-----|------|------|--|
| Frequency Variation Versus VDD<br>Deviation         | f <sub>DV</sub>      | $V_{VDD}$ = 12V to 25V                          |      |     | 2    | %    |  |
| Frequency Variation Versus<br>Temperature Deviation | f <sub>DV</sub>      | $T_A = -30^{\circ}C$ to $105^{\circ}C$ (Note 5) |      |     | 5    | %    |  |
| COMP Input Section                                  | •                    |                                                 |      |     |      |      |  |
| Open Loop Voltage                                   | V <sub>COMP-OP</sub> | COMP pin Open                                   | 5    | 5.5 | 6    | V    |  |
| COMP Open Loop Protection Delay<br>Cycles           | T <sub>OLP</sub>     | R <sub>T</sub> = 100kΩ                          |      | 29  |      | ms   |  |
| Short Circuit COMP Current                          | IZERO                | V <sub>COMP</sub> = 0V                          |      | 1.2 | 2.2  | mA   |  |
| Current Sense Section                               |                      | •                                               |      |     |      |      |  |
| Peak Current Limitation                             | V <sub>CSTH</sub>    |                                                 | 0.65 | 0.7 | 0.75 | V    |  |
| Leading Edge Blanking Time                          | T <sub>LEB</sub>     |                                                 |      | 420 | 520  | ns   |  |
| Propagation Delay Time                              | T <sub>PD</sub>      |                                                 |      | 100 |      | ns   |  |
| GATE Section                                        |                      |                                                 |      |     |      |      |  |
| Rising Time                                         | T <sub>R</sub>       | V <sub>DD</sub> = 15V, C <sub>L</sub> = 1nF     |      | 250 | 350  | ns   |  |
| Falling Time                                        | T <sub>F</sub>       | V <sub>DD</sub> = 15V, C <sub>L</sub> = 1nF     |      | 150 | 250  | ns   |  |
| Gate Output Clamping Voltage                        | V <sub>clamp</sub>   | V <sub>DD</sub> = 22V                           |      | 12  |      | V    |  |
| Over Temperature Protection                         | T <sub>OTP</sub>     |                                                 | 140  |     |      | °C   |  |
| OTP Hysteresis                                      | T <sub>OTP_hys</sub> |                                                 |      | 30  |      | °C   |  |

Note 1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

- Note 2.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.

Note 5. Guaranteed by design.







www.richtek.com



www.richtek.com

### **Application Information**

### UVLO

Under Voltage Lockout (UVLO) block is to ensure VDD has reached proper operation voltage before we enable the whole IC blocks. To provide better temperature coefficient and precise UVLO threshold voltage, the reference voltage of hysteresis voltage (10V / 14V) is from band-gap block directly. By this way, R7731 can operate more reliable in different environments.

#### **Jittering Oscillator**

For batter EMI performance, R7731 will operate the system with  $\pm 4\%$  frequency deviation around setting frequency.

To guarantee precise frequency, it is trimmed to 5% tolerance. It also generates slope compensation saw-tooth, 75% maximum duty cycle pulse and overload protection slope. By adjusting resistor of RT pin according to the following formula :

fosc (kHz) =  $\frac{6500}{\text{RT} (k\Omega)}$ 

It can typically operate between 50kHz to 130kHz. Note that RT pin can't be short or open otherwise oscillator will not operate.

#### **Built-in Slope Compensation**

To reduce component count, slope compensation is implemented by internal built-in saw-tooth. Since it's builtin, it's compromised between loop gain and sub-harmonic reduction. In general design, it can cancel sub-harmonic to 90Vac.

### Leading Edge Blanking (LEB)

MOSFET Coss, secondary rectifier reverse recovery current and gate driver sourcing current comprise initial current spike. The spike will seriously disturb current mode operation especially at light load and high line. R7731 provides built-in 420ns LEB to guarantee proper operation in diverse design.

#### **Noise Immunity**

Current mode controller is very sensitive to noise. R7731 takes the advantages of RICHTEK long term experience in designing high noise immunity current mode circuit and

layout. Also, we amplify current sense signal to compare with feedback signal instead of dividing feedback signal. All the effort is to provide clean and reliable current mode operation.

#### Soft-Start

During initial power on, especially at high line, current spike is kind of unlimited by current limit. Therefore, besides cycle-by-cycle current limiting, R7731 still provides soft-start function. It effectively suppresses the start-up current spike. As shown in the Figure 1 and Figure 2, the start-up V<sub>CS</sub> is about 0.3V lower than competitor. Again, this will provide more reliable operation and possibility to use smaller current rating power MOSFET.



Figure 1. Competitor



Figure 2. R7731

#### Gate Driver

A totem pole gate driver is fine tuned to meet both EMI and efficiency requirement in low power application. An internal pull low circuit is activated after pretty low VDD to prevent external MOSFET from accidentally turning on during UVLO.

#### **Burst Triple Mode**

To fulfill green mode requirement, there are 3 operation modes in R7731. Please also refer to Figure. 3 for details.

- **PWM Mode :** For most of load condition, the circuit will run at traditional PWM current mode.
- Burst Mode : During light load, switching loss will dominate the power efficiency calculation. This mode is to cut switching loss. As shown in Figure 3, when

the output load gets light, feedback signal drops and touches  $V_{burL}$ . Clock signal will be blanked and system ceases to switching. After  $V_{OUT}$  drops and feedback signal goes back to  $V_{burH}$ , switching will be resumed. Burst mode so far is widely used in low power application because it's simple, reliable and will not have any patent infringement issue.

 VDD Holdup Mode : When the VDD drops down to VDD turn off threshold voltage, the system will be shutdown. During shutdown period, controller does nothing to any load change and might cause V<sub>OUT</sub> down. To avoid this, when VDD drops to a setting threshold, 11V, the hysteresis comparator will bypass PWM and burst mode loop and force switching at a very low level to supply energy to VDD.



Figure 3. Burst Triple Mode

### Protection

R7731 provides fruitful protection functions that intend to protect system from being damaged. All the protection function can be listed as below:

- Cycle-by-Cycle Current Limiting : This is a basic but very useful function and it can be implemented easily in current mode controller.
- Overload Protection : Long time cycle-by-cycle current limiting will lead to system thermal stress. To further protect system, system will be shutdown after about 2048 clock cycles. It's about 30ms delay in 67kHz operation. After shutdown, system will resume and behave as hiccup. By proper start-up resistor design, thermal will be averaged to an acceptable level over the ON/OFF cycle of IC. This will last until fault is removed.
- **Brownout Protection :** During heavy load, this will trigger 30ms protection and shutdown the system. If it's in light load condition, system will be shutdown after VDD is running low and triggers UVLO.
- **OVP** : Output voltage can be roughly sensed by VDD pin. If the sensed voltage reaches 27V threshold, system will be shutdown after 20us deglitch delay.
- Feedback Open and Opto Coupler Short : This will trigger OVP or 30ms delay protection. It depends on which one occurs first.
- **OTP** : Internal OTP function will protect the controller itself from suffering thermal stress and permanent damage. It stops the system from switching until the temperature is under threshold level. Meanwhile, if VDD reaches VDD turn off threshold voltage, system will hiccup till over temperature condition is gone.



# **Outline Dimension**



| Symbol | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|--------|--------------|---------------|----------------------|-------|--|
| Symbol | Min          | Max           | Min                  | Max   |  |
| А      | 0.889        | 1.295         | 0.031                | 0.051 |  |
| A1     | 0.000        | 0.152         | 0.000                | 0.006 |  |
| В      | 1.397        | 1.803         | 0.055                | 0.071 |  |
| b      | 0.250        | 0.560         | 0.010                | 0.022 |  |
| С      | 2.591        | 2.997         | 0.102                | 0.118 |  |
| D      | 2.692        | 3.099         | 0.106                | 0.122 |  |
| е      | 0.838        | 1.041         | 0.033                | 0.041 |  |
| Н      | 0.080        | 0.254         | 0.003                | 0.010 |  |
| L      | 0.300        | 0.610         | 0.012                | 0.024 |  |

SOT-23-6 Surface Mount Package



| Symbol | Dimensions | n Millimeters | Dimensions In Inches |       |  |
|--------|------------|---------------|----------------------|-------|--|
| Symbol | Min        | Max           | Min                  | Мах   |  |
| А      | 9.068      | 9.627         | 0.357                | 0.379 |  |
| В      | 6.198      | 6.604         | 0.244                | 0.260 |  |
| С      | 3.556      | 4.318         | 0.140                | 0.170 |  |
| D      | 0.356      | 0.559         | 0.014                | 0.022 |  |
| E      | 1.397      | 1.651         | 0.055                | 0.065 |  |
| F      | 2.337      | 2.743         | 0.092                | 0.108 |  |
| I      | 3.048      | 3.556         | 0.120                | 0.140 |  |
| J      | 7.366      | 8.255         | 0.290                | 0.325 |  |
| L      | 0.3        | 381           | 0.015                |       |  |

8-Lead DIP Plastic Package

### **Richtek Technology Corporation**

Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611

### **Richtek Technology Corporation**

Taipei Office (Marketing) 5F, No. 95, Minchiuan Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.